summaryrefslogtreecommitdiff
path: root/drivers/sysreset/sysreset_rk3368.c
blob: de62921b78fd3a7aa7a306e34dc1d2c35fcaf54e (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
/*
 * (C) Copyright Rockchip Electronics Co., Ltd
 *
 * SPDX-License-Identifier:	GPL-2.0
 */

#include <common.h>
#include <dm.h>
#include <errno.h>
#include <sysreset.h>
#include <asm/io.h>
#include <asm/arch/clock.h>
#include <asm/arch/cru_rk3368.h>
#include <asm/arch/hardware.h>
#include <linux/err.h>

static void rk3368_pll_enter_slow_mode(struct rk3368_cru *cru)
{
	struct rk3368_pll *pll;
	int i;

	for (i = 0; i < 6; i++) {
		pll = &cru->pll[i];
		rk_clrreg(&pll->con3, PLL_MODE_MASK);
	}
}

static int rk3368_sysreset_request(struct udevice *dev, enum sysreset_t type)
{
	struct rk3368_cru *cru = rockchip_get_cru();

	if (IS_ERR(cru))
		return PTR_ERR(cru);
	switch (type) {
	case SYSRESET_WARM:
		rk3368_pll_enter_slow_mode(cru);
		rk_clrsetreg(&cru->glb_rst_con, PMU_GLB_SRST_CTRL_MASK,
			     PMU_RST_BY_SND_GLB_SRST << PMU_GLB_SRST_CTRL_SHIFT);
		writel(0xeca8, &cru->glb_srst_snd_val);
		break;
	case SYSRESET_COLD:
		rk3368_pll_enter_slow_mode(cru);
		rk_clrsetreg(&cru->glb_rst_con, PMU_GLB_SRST_CTRL_MASK,
			     PMU_RST_BY_FST_GLB_SRST << PMU_GLB_SRST_CTRL_SHIFT);
		writel(0xfdb9, &cru->glb_srst_fst_val);
		break;
	default:
		return -EPROTONOSUPPORT;
	}

	return -EINPROGRESS;
}

static struct sysreset_ops rk3368_sysreset = {
	.request	= rk3368_sysreset_request,
};

U_BOOT_DRIVER(sysreset_rk3368) = {
	.name	= "rk3368_sysreset",
	.id	= UCLASS_SYSRESET,
	.ops	= &rk3368_sysreset,
};