summaryrefslogtreecommitdiff
path: root/arch/arm/cpu/arm1176/tnetv107x/mux.c
blob: 310d84dfb43e5512f1e85af910c2dd31d05d863f (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317
318
319
/*
 * TNETV107X: Pinmux configuration
 *
 * SPDX-License-Identifier:	GPL-2.0+
 */

#include <common.h>
#include <asm/io.h>
#include <asm/arch/clock.h>
#include <asm/arch/mux.h>

#define MUX_MODE_1		0x00
#define MUX_MODE_2		0x04
#define MUX_MODE_3		0x0c
#define MUX_MODE_4		0x1c

#define MUX_DEBUG		0

static const struct pin_config pin_table[] = {
	/*		  reg	shift	mode	*/
	TNETV107X_MUX_CFG(0,	0,	MUX_MODE_1),
	TNETV107X_MUX_CFG(0,	0,	MUX_MODE_2),
	TNETV107X_MUX_CFG(0,	5,	MUX_MODE_1),
	TNETV107X_MUX_CFG(0,	5,	MUX_MODE_2),
	TNETV107X_MUX_CFG(0,	10,	MUX_MODE_1),
	TNETV107X_MUX_CFG(0,	10,	MUX_MODE_2),
	TNETV107X_MUX_CFG(0,	15,	MUX_MODE_1),
	TNETV107X_MUX_CFG(0,	15,	MUX_MODE_2),
	TNETV107X_MUX_CFG(0,	20,	MUX_MODE_1),
	TNETV107X_MUX_CFG(0,	20,	MUX_MODE_2),
	TNETV107X_MUX_CFG(0,	25,	MUX_MODE_1),
	TNETV107X_MUX_CFG(0,	25,	MUX_MODE_2),
	TNETV107X_MUX_CFG(1,	0,	MUX_MODE_1),
	TNETV107X_MUX_CFG(1,	0,	MUX_MODE_2),
	TNETV107X_MUX_CFG(1,	5,	MUX_MODE_1),
	TNETV107X_MUX_CFG(1,	5,	MUX_MODE_2),
	TNETV107X_MUX_CFG(1,	10,	MUX_MODE_1),
	TNETV107X_MUX_CFG(1,	10,	MUX_MODE_2),
	TNETV107X_MUX_CFG(1,	15,	MUX_MODE_1),
	TNETV107X_MUX_CFG(1,	15,	MUX_MODE_2),
	TNETV107X_MUX_CFG(1,	20,	MUX_MODE_1),
	TNETV107X_MUX_CFG(1,	20,	MUX_MODE_2),
	TNETV107X_MUX_CFG(1,	25,	MUX_MODE_1),
	TNETV107X_MUX_CFG(1,	25,	MUX_MODE_2),
	TNETV107X_MUX_CFG(2,	0,	MUX_MODE_1),
	TNETV107X_MUX_CFG(2,	0,	MUX_MODE_2),
	TNETV107X_MUX_CFG(2,	5,	MUX_MODE_1),
	TNETV107X_MUX_CFG(2,	5,	MUX_MODE_2),
	TNETV107X_MUX_CFG(2,	10,	MUX_MODE_1),
	TNETV107X_MUX_CFG(2,	10,	MUX_MODE_2),
	TNETV107X_MUX_CFG(2,	15,	MUX_MODE_1),
	TNETV107X_MUX_CFG(2,	15,	MUX_MODE_2),
	TNETV107X_MUX_CFG(2,	20,	MUX_MODE_1),
	TNETV107X_MUX_CFG(2,	20,	MUX_MODE_2),
	TNETV107X_MUX_CFG(2,	25,	MUX_MODE_1),
	TNETV107X_MUX_CFG(2,	25,	MUX_MODE_2),
	TNETV107X_MUX_CFG(3,	0,	MUX_MODE_1),
	TNETV107X_MUX_CFG(3,	0,	MUX_MODE_2),
	TNETV107X_MUX_CFG(3,	0,	MUX_MODE_4),
	TNETV107X_MUX_CFG(3,	5,	MUX_MODE_1),
	TNETV107X_MUX_CFG(3,	5,	MUX_MODE_2),
	TNETV107X_MUX_CFG(3,	5,	MUX_MODE_4),
	TNETV107X_MUX_CFG(3,	10,	MUX_MODE_1),
	TNETV107X_MUX_CFG(3,	10,	MUX_MODE_2),
	TNETV107X_MUX_CFG(3,	10,	MUX_MODE_4),
	TNETV107X_MUX_CFG(3,	15,	MUX_MODE_1),
	TNETV107X_MUX_CFG(3,	15,	MUX_MODE_2),
	TNETV107X_MUX_CFG(3,	15,	MUX_MODE_4),
	TNETV107X_MUX_CFG(3,	20,	MUX_MODE_1),
	TNETV107X_MUX_CFG(3,	20,	MUX_MODE_2),
	TNETV107X_MUX_CFG(3,	20,	MUX_MODE_4),
	TNETV107X_MUX_CFG(3,	25,	MUX_MODE_1),
	TNETV107X_MUX_CFG(3,	25,	MUX_MODE_2),
	TNETV107X_MUX_CFG(3,	25,	MUX_MODE_4),
	TNETV107X_MUX_CFG(4,	0,	MUX_MODE_1),
	TNETV107X_MUX_CFG(4,	0,	MUX_MODE_2),
	TNETV107X_MUX_CFG(4,	0,	MUX_MODE_4),
	TNETV107X_MUX_CFG(4,	5,	MUX_MODE_1),
	TNETV107X_MUX_CFG(4,	10,	MUX_MODE_1),
	TNETV107X_MUX_CFG(4,	15,	MUX_MODE_1),
	TNETV107X_MUX_CFG(4,	15,	MUX_MODE_4),
	TNETV107X_MUX_CFG(4,	20,	MUX_MODE_1),
	TNETV107X_MUX_CFG(4,	20,	MUX_MODE_3),
	TNETV107X_MUX_CFG(4,	25,	MUX_MODE_1),
	TNETV107X_MUX_CFG(4,	25,	MUX_MODE_4),
	TNETV107X_MUX_CFG(5,	0,	MUX_MODE_1),
	TNETV107X_MUX_CFG(5,	0,	MUX_MODE_4),
	TNETV107X_MUX_CFG(5,	5,	MUX_MODE_1),
	TNETV107X_MUX_CFG(5,	5,	MUX_MODE_4),
	TNETV107X_MUX_CFG(5,	10,	MUX_MODE_1),
	TNETV107X_MUX_CFG(5,	10,	MUX_MODE_4),
	TNETV107X_MUX_CFG(5,	15,	MUX_MODE_1),
	TNETV107X_MUX_CFG(5,	15,	MUX_MODE_4),
	TNETV107X_MUX_CFG(5,	20,	MUX_MODE_1),
	TNETV107X_MUX_CFG(5,	20,	MUX_MODE_4),
	TNETV107X_MUX_CFG(5,	25,	MUX_MODE_1),
	TNETV107X_MUX_CFG(5,	25,	MUX_MODE_4),
	TNETV107X_MUX_CFG(6,	0,	MUX_MODE_1),
	TNETV107X_MUX_CFG(6,	0,	MUX_MODE_4),
	TNETV107X_MUX_CFG(6,	5,	MUX_MODE_1),
	TNETV107X_MUX_CFG(6,	5,	MUX_MODE_4),
	TNETV107X_MUX_CFG(6,	10,	MUX_MODE_1),
	TNETV107X_MUX_CFG(6,	10,	MUX_MODE_4),
	TNETV107X_MUX_CFG(6,	15,	MUX_MODE_1),
	TNETV107X_MUX_CFG(6,	15,	MUX_MODE_4),
	TNETV107X_MUX_CFG(6,	20,	MUX_MODE_1),
	TNETV107X_MUX_CFG(6,	20,	MUX_MODE_4),
	TNETV107X_MUX_CFG(6,	25,	MUX_MODE_1),
	TNETV107X_MUX_CFG(6,	25,	MUX_MODE_4),
	TNETV107X_MUX_CFG(7,	0,	MUX_MODE_1),
	TNETV107X_MUX_CFG(7,	0,	MUX_MODE_4),
	TNETV107X_MUX_CFG(7,	5,	MUX_MODE_1),
	TNETV107X_MUX_CFG(7,	5,	MUX_MODE_4),
	TNETV107X_MUX_CFG(7,	10,	MUX_MODE_1),
	TNETV107X_MUX_CFG(7,	10,	MUX_MODE_4),
	TNETV107X_MUX_CFG(7,	15,	MUX_MODE_1),
	TNETV107X_MUX_CFG(7,	15,	MUX_MODE_2),
	TNETV107X_MUX_CFG(7,	20,	MUX_MODE_1),
	TNETV107X_MUX_CFG(7,	20,	MUX_MODE_2),
	TNETV107X_MUX_CFG(7,	25,	MUX_MODE_1),
	TNETV107X_MUX_CFG(7,	25,	MUX_MODE_2),
	TNETV107X_MUX_CFG(8,	0,	MUX_MODE_1),
	TNETV107X_MUX_CFG(8,	0,	MUX_MODE_2),
	TNETV107X_MUX_CFG(8,	5,	MUX_MODE_1),
	TNETV107X_MUX_CFG(8,	5,	MUX_MODE_2),
	TNETV107X_MUX_CFG(8,	5,	MUX_MODE_4),
	TNETV107X_MUX_CFG(8,	10,	MUX_MODE_1),
	TNETV107X_MUX_CFG(8,	10,	MUX_MODE_2),
	TNETV107X_MUX_CFG(9,	0,	MUX_MODE_1),
	TNETV107X_MUX_CFG(9,	0,	MUX_MODE_2),
	TNETV107X_MUX_CFG(9,	0,	MUX_MODE_4),
	TNETV107X_MUX_CFG(9,	5,	MUX_MODE_1),
	TNETV107X_MUX_CFG(9,	5,	MUX_MODE_2),
	TNETV107X_MUX_CFG(9,	5,	MUX_MODE_4),
	TNETV107X_MUX_CFG(9,	10,	MUX_MODE_1),
	TNETV107X_MUX_CFG(9,	10,	MUX_MODE_2),
	TNETV107X_MUX_CFG(9,	10,	MUX_MODE_4),
	TNETV107X_MUX_CFG(9,	15,	MUX_MODE_1),
	TNETV107X_MUX_CFG(9,	15,	MUX_MODE_2),
	TNETV107X_MUX_CFG(9,	15,	MUX_MODE_4),
	TNETV107X_MUX_CFG(9,	20,	MUX_MODE_1),
	TNETV107X_MUX_CFG(9,	20,	MUX_MODE_2),
	TNETV107X_MUX_CFG(9,	20,	MUX_MODE_4),
	TNETV107X_MUX_CFG(10,	0,	MUX_MODE_1),
	TNETV107X_MUX_CFG(10,	0,	MUX_MODE_2),
	TNETV107X_MUX_CFG(10,	5,	MUX_MODE_1),
	TNETV107X_MUX_CFG(10,	5,	MUX_MODE_2),
	TNETV107X_MUX_CFG(10,	10,	MUX_MODE_1),
	TNETV107X_MUX_CFG(10,	10,	MUX_MODE_2),
	TNETV107X_MUX_CFG(10,	15,	MUX_MODE_1),
	TNETV107X_MUX_CFG(10,	15,	MUX_MODE_2),
	TNETV107X_MUX_CFG(10,	20,	MUX_MODE_1),
	TNETV107X_MUX_CFG(10,	20,	MUX_MODE_2),
	TNETV107X_MUX_CFG(10,	25,	MUX_MODE_1),
	TNETV107X_MUX_CFG(10,	25,	MUX_MODE_2),
	TNETV107X_MUX_CFG(11,	0,	MUX_MODE_1),
	TNETV107X_MUX_CFG(11,	5,	MUX_MODE_1),
	TNETV107X_MUX_CFG(12,	0,	MUX_MODE_1),
	TNETV107X_MUX_CFG(12,	5,	MUX_MODE_1),
	TNETV107X_MUX_CFG(12,	10,	MUX_MODE_1),
	TNETV107X_MUX_CFG(12,	15,	MUX_MODE_1),
	TNETV107X_MUX_CFG(12,	20,	MUX_MODE_1),
	TNETV107X_MUX_CFG(12,	25,	MUX_MODE_1),
	TNETV107X_MUX_CFG(13,	0,	MUX_MODE_1),
	TNETV107X_MUX_CFG(13,	5,	MUX_MODE_1),
	TNETV107X_MUX_CFG(13,	10,	MUX_MODE_1),
	TNETV107X_MUX_CFG(13,	15,	MUX_MODE_1),
	TNETV107X_MUX_CFG(14,	0,	MUX_MODE_1),
	TNETV107X_MUX_CFG(14,	5,	MUX_MODE_1),
	TNETV107X_MUX_CFG(14,	10,	MUX_MODE_1),
	TNETV107X_MUX_CFG(14,	15,	MUX_MODE_1),
	TNETV107X_MUX_CFG(14,	20,	MUX_MODE_1),
	TNETV107X_MUX_CFG(14,	25,	MUX_MODE_1),
	TNETV107X_MUX_CFG(15,	0,	MUX_MODE_1),
	TNETV107X_MUX_CFG(15,	0,	MUX_MODE_2),
	TNETV107X_MUX_CFG(15,	5,	MUX_MODE_1),
	TNETV107X_MUX_CFG(15,	5,	MUX_MODE_2),
	TNETV107X_MUX_CFG(15,	10,	MUX_MODE_1),
	TNETV107X_MUX_CFG(15,	15,	MUX_MODE_1),
	TNETV107X_MUX_CFG(15,	20,	MUX_MODE_1),
	TNETV107X_MUX_CFG(15,	25,	MUX_MODE_1),
	TNETV107X_MUX_CFG(16,	0,	MUX_MODE_1),
	TNETV107X_MUX_CFG(16,	5,	MUX_MODE_1),
	TNETV107X_MUX_CFG(16,	10,	MUX_MODE_1),
	TNETV107X_MUX_CFG(16,	10,	MUX_MODE_2),
	TNETV107X_MUX_CFG(16,	10,	MUX_MODE_3),
	TNETV107X_MUX_CFG(16,	15,	MUX_MODE_1),
	TNETV107X_MUX_CFG(16,	15,	MUX_MODE_2),
	TNETV107X_MUX_CFG(17,	0,	MUX_MODE_1),
	TNETV107X_MUX_CFG(17,	0,	MUX_MODE_2),
	TNETV107X_MUX_CFG(17,	0,	MUX_MODE_3),
	TNETV107X_MUX_CFG(17,	5,	MUX_MODE_1),
	TNETV107X_MUX_CFG(17,	5,	MUX_MODE_2),
	TNETV107X_MUX_CFG(17,	5,	MUX_MODE_3),
	TNETV107X_MUX_CFG(17,	10,	MUX_MODE_1),
	TNETV107X_MUX_CFG(17,	10,	MUX_MODE_2),
	TNETV107X_MUX_CFG(17,	10,	MUX_MODE_3),
	TNETV107X_MUX_CFG(17,	15,	MUX_MODE_1),
	TNETV107X_MUX_CFG(17,	15,	MUX_MODE_2),
	TNETV107X_MUX_CFG(17,	15,	MUX_MODE_3),
	TNETV107X_MUX_CFG(18,	0,	MUX_MODE_1),
	TNETV107X_MUX_CFG(18,	0,	MUX_MODE_2),
	TNETV107X_MUX_CFG(18,	0,	MUX_MODE_3),
	TNETV107X_MUX_CFG(18,	5,	MUX_MODE_1),
	TNETV107X_MUX_CFG(18,	5,	MUX_MODE_2),
	TNETV107X_MUX_CFG(18,	5,	MUX_MODE_3),
	TNETV107X_MUX_CFG(18,	10,	MUX_MODE_1),
	TNETV107X_MUX_CFG(18,	10,	MUX_MODE_2),
	TNETV107X_MUX_CFG(18,	10,	MUX_MODE_3),
	TNETV107X_MUX_CFG(18,	15,	MUX_MODE_1),
	TNETV107X_MUX_CFG(18,	15,	MUX_MODE_2),
	TNETV107X_MUX_CFG(18,	15,	MUX_MODE_3),
	TNETV107X_MUX_CFG(19,	0,	MUX_MODE_1),
	TNETV107X_MUX_CFG(19,	5,	MUX_MODE_1),
	TNETV107X_MUX_CFG(19,	10,	MUX_MODE_1),
	TNETV107X_MUX_CFG(19,	15,	MUX_MODE_1),
	TNETV107X_MUX_CFG(19,	20,	MUX_MODE_1),
	TNETV107X_MUX_CFG(19,	25,	MUX_MODE_1),
	TNETV107X_MUX_CFG(20,	0,	MUX_MODE_1),
	TNETV107X_MUX_CFG(20,	5,	MUX_MODE_1),
	TNETV107X_MUX_CFG(20,	10,	MUX_MODE_1),
	TNETV107X_MUX_CFG(20,	15,	MUX_MODE_1),
	TNETV107X_MUX_CFG(20,	15,	MUX_MODE_3),
	TNETV107X_MUX_CFG(20,	20,	MUX_MODE_1),
	TNETV107X_MUX_CFG(20,	25,	MUX_MODE_1),
	TNETV107X_MUX_CFG(21,	0,	MUX_MODE_1),
	TNETV107X_MUX_CFG(21,	5,	MUX_MODE_1),
	TNETV107X_MUX_CFG(21,	10,	MUX_MODE_1),
	TNETV107X_MUX_CFG(21,	15,	MUX_MODE_1),
	TNETV107X_MUX_CFG(21,	20,	MUX_MODE_1),
	TNETV107X_MUX_CFG(21,	25,	MUX_MODE_1),
	TNETV107X_MUX_CFG(22,	0,	MUX_MODE_1),
	TNETV107X_MUX_CFG(22,	5,	MUX_MODE_1),
	TNETV107X_MUX_CFG(22,	5,	MUX_MODE_3),
	TNETV107X_MUX_CFG(22,	10,	MUX_MODE_1),
	TNETV107X_MUX_CFG(22,	10,	MUX_MODE_3),
	TNETV107X_MUX_CFG(22,	15,	MUX_MODE_1),
	TNETV107X_MUX_CFG(22,	15,	MUX_MODE_2),
	TNETV107X_MUX_CFG(22,	15,	MUX_MODE_3),
	TNETV107X_MUX_CFG(22,	20,	MUX_MODE_1),
	TNETV107X_MUX_CFG(22,	20,	MUX_MODE_3),
	TNETV107X_MUX_CFG(22,	25,	MUX_MODE_1),
	TNETV107X_MUX_CFG(22,	25,	MUX_MODE_3),
	TNETV107X_MUX_CFG(23,	0,	MUX_MODE_1),
	TNETV107X_MUX_CFG(23,	0,	MUX_MODE_3),
	TNETV107X_MUX_CFG(23,	5,	MUX_MODE_1),
	TNETV107X_MUX_CFG(23,	5,	MUX_MODE_3),
	TNETV107X_MUX_CFG(23,	10,	MUX_MODE_1),
	TNETV107X_MUX_CFG(23,	10,	MUX_MODE_3),
	TNETV107X_MUX_CFG(24,	0,	MUX_MODE_1),
	TNETV107X_MUX_CFG(24,	0,	MUX_MODE_2),
	TNETV107X_MUX_CFG(24,	5,	MUX_MODE_1),
	TNETV107X_MUX_CFG(24,	5,	MUX_MODE_2),
	TNETV107X_MUX_CFG(24,	10,	MUX_MODE_1),
	TNETV107X_MUX_CFG(24,	10,	MUX_MODE_2),
	TNETV107X_MUX_CFG(24,	10,	MUX_MODE_3),
	TNETV107X_MUX_CFG(24,	15,	MUX_MODE_1),
	TNETV107X_MUX_CFG(24,	15,	MUX_MODE_2),
	TNETV107X_MUX_CFG(24,	15,	MUX_MODE_3),
	TNETV107X_MUX_CFG(24,	20,	MUX_MODE_1),
	TNETV107X_MUX_CFG(24,	20,	MUX_MODE_2),
	TNETV107X_MUX_CFG(24,	25,	MUX_MODE_1),
	TNETV107X_MUX_CFG(24,	25,	MUX_MODE_2),
	TNETV107X_MUX_CFG(25,	0,	MUX_MODE_1),
	TNETV107X_MUX_CFG(25,	0,	MUX_MODE_2),
	TNETV107X_MUX_CFG(25,	0,	MUX_MODE_3),
	TNETV107X_MUX_CFG(25,	5,	MUX_MODE_1),
	TNETV107X_MUX_CFG(25,	5,	MUX_MODE_2),
	TNETV107X_MUX_CFG(25,	5,	MUX_MODE_3),
	TNETV107X_MUX_CFG(25,	10,	MUX_MODE_1),
	TNETV107X_MUX_CFG(25,	10,	MUX_MODE_2),
	TNETV107X_MUX_CFG(25,	10,	MUX_MODE_3),
	TNETV107X_MUX_CFG(25,	15,	MUX_MODE_1),
	TNETV107X_MUX_CFG(25,	15,	MUX_MODE_2),
	TNETV107X_MUX_CFG(25,	15,	MUX_MODE_3),
	TNETV107X_MUX_CFG(25,	15,	MUX_MODE_4),
	TNETV107X_MUX_CFG(26,	0,	MUX_MODE_1),
	TNETV107X_MUX_CFG(26,	5,	MUX_MODE_1),
	TNETV107X_MUX_CFG(26,	10,	MUX_MODE_1),
	TNETV107X_MUX_CFG(26,	10,	MUX_MODE_2),
	TNETV107X_MUX_CFG(26,	15,	MUX_MODE_1),
	TNETV107X_MUX_CFG(26,	15,	MUX_MODE_2),
	TNETV107X_MUX_CFG(26,	20,	MUX_MODE_1),
	TNETV107X_MUX_CFG(26,	20,	MUX_MODE_2),
	TNETV107X_MUX_CFG(26,	25,	MUX_MODE_1),
	TNETV107X_MUX_CFG(26,	25,	MUX_MODE_2),
};

const int pin_table_size = sizeof(pin_table) / sizeof(pin_table[0]);

int mux_select_pin(short index)
{
	const struct pin_config *cfg;
	unsigned long mask, mode, reg;

	if (index >= pin_table_size)
		return 0;

	cfg = &pin_table[index];

	mask = 0x1f << cfg->mask_offset;
	mode = cfg->mode << cfg->mask_offset;

	reg = __raw_readl(TNETV107X_PINMUX(cfg->reg_index));
	reg = (reg & ~mask) | mode;
	__raw_writel(reg, TNETV107X_PINMUX(cfg->reg_index));

	return 1;
}

int mux_select_pins(const short *pins)
{
	int i, ret = 1;

	for (i = 0; pins[i] >= 0; i++)
		ret &= mux_select_pin(pins[i]);

	return ret;
}