From 5684cddad925d69cbe4e56a8a9af480ca0f5ec98 Mon Sep 17 00:00:00 2001 From: Elaine Zhang Date: Thu, 7 Mar 2019 14:57:43 +0800 Subject: arm64: dts: rockchip: rk1808: assigned-clock-parents for clk_32k_ioe set 32k as input mode: assigned-clocks = <&cru SCLK_32K_IOE>; assigned-clock-parents = <&xin32k>; set 32k as output mode: assigned-clocks = <&cru SCLK_32K_IOE>; assigned-clock-parents = <&cru SCLK_RTC32K_PMU>; Change-Id: Iaebd0a8b8b882c42b800dd3fba9ff5a597c966ae Signed-off-by: Elaine Zhang --- arch/arm64/boot/dts/rockchip/rk1808.dtsi | 8 ++++++-- 1 file changed, 6 insertions(+), 2 deletions(-) (limited to 'arch/arm64/boot/dts/rockchip/rk1808.dtsi') diff --git a/arch/arm64/boot/dts/rockchip/rk1808.dtsi b/arch/arm64/boot/dts/rockchip/rk1808.dtsi index c8ec891abc29..038ea94987d3 100644 --- a/arch/arm64/boot/dts/rockchip/rk1808.dtsi +++ b/arch/arm64/boot/dts/rockchip/rk1808.dtsi @@ -632,16 +632,20 @@ compatible = "rockchip,rk1808-cru"; reg = <0x0 0xff350000 0x0 0x5000>; rockchip,grf = <&grf>; + rockchip,pmugrf = <&pmugrf>; #clock-cells = <1>; #reset-cells = <1>; assigned-clocks = + <&cru SCLK_32K_IOE>, <&cru PLL_GPLL>, <&cru PLL_CPLL>, <&cru PLL_PPLL>, <&cru ARMCLK>, <&cru MSCLK_PERI>, <&cru LSCLK_PERI>, <&cru HSCLK_BUS_PRE>, <&cru MSCLK_BUS_PRE>, <&cru LSCLK_BUS_PRE>; + assigned-clock-parents = <&xin32k>; assigned-clock-rates = + <32768>, <1188000000>, <1000000000>, <100000000>, <816000000>, <200000000>, <100000000>, @@ -2965,12 +2969,12 @@ xin32k { clkin_32k: clkin-32k { rockchip,pins = - <0 RK_PC2 1 &pcfg_input_smt>; + <0 RK_PC2 1 &pcfg_pull_none>; }; clkout_32k: clkout-32k { rockchip,pins = - <0 RK_PC2 1 &pcfg_output_high>; + <0 RK_PC2 1 &pcfg_pull_none>; }; }; }; -- cgit v1.2.3