summaryrefslogtreecommitdiff
path: root/post/cpu/store.c
blob: e5189c7397d674688e0acdf4e582e81e84c2f4d7 (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
/*
 * (C) Copyright 2002
 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
 *
 * See file CREDITS for list of people who contributed to this
 * project.
 *
 * This program is free software; you can redistribute it and/or
 * modify it under the terms of the GNU General Public License as
 * published by the Free Software Foundation; either version 2 of
 * the License, or (at your option) any later version.
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, write to the Free Software
 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
 * MA 02111-1307 USA
 */

#include <common.h>

/*
 * CPU test
 * Store instructions:		stb(x)(u), sth(x)(u), stw(x)(u)
 *
 * All operations are performed on a 16-byte array. The array
 * is 4-byte aligned. The base register points to offset 8.
 * The immediate offset (index register) ranges in [-8 ... +7].
 * The test cases are composed so that they do not
 * cause alignment exceptions.
 * The test contains a pre-built table describing all test cases.
 * The table entry contains:
 * the instruction opcode, the value of the index register and
 * the value of the source register. After executing the
 * instruction, the test verifies the contents of the array
 * and the value of the base register (it must change for "store
 * with update" instructions).
 */

#ifdef CONFIG_POST

#include <post.h>
#include "cpu_asm.h"

#if CONFIG_POST & CFG_POST_CPU

extern void cpu_post_exec_12w (ulong *code, ulong *op1, ulong op2, ulong op3);
extern void cpu_post_exec_11w (ulong *code, ulong *op1, ulong op2);

static struct cpu_post_store_s
{
    ulong cmd;
    uint width;
    int update;
    int index;
    ulong offset;
    ulong value;
} cpu_post_store_table[] =
{
    {
    	OP_STW,
	4,
	0,
	0,
	-4,
	0xff00ff00
    },
    {
    	OP_STH,
	2,
	0,
	0,
	-2,
	0xff00
    },
    {
    	OP_STB,
	1,
	0,
	0,
	-1,
	0xff
    },
    {
    	OP_STWU,
	4,
	1,
	0,
	-4,
	0xff00ff00
    },
    {
    	OP_STHU,
	2,
	1,
	0,
	-2,
	0xff00
    },
    {
    	OP_STBU,
	1,
	1,
	0,
	-1,
	0xff
    },
    {
    	OP_STWX,
	4,
	0,
	1,
	-4,
	0xff00ff00
    },
    {
    	OP_STHX,
	2,
	0,
	1,
	-2,
	0xff00
    },
    {
    	OP_STBX,
	1,
	0,
	1,
	-1,
	0xff
    },
    {
    	OP_STWUX,
	4,
	1,
	1,
	-4,
	0xff00ff00
    },
    {
    	OP_STHUX,
	2,
	1,
	1,
	-2,
	0xff00
    },
    {
    	OP_STBUX,
	1,
	1,
	1,
	-1,
	0xff
    },
};
static unsigned int cpu_post_store_size =
    sizeof (cpu_post_store_table) / sizeof (struct cpu_post_store_s);

int cpu_post_test_store (void)
{
    int ret = 0;
    unsigned int i;

    for (i = 0; i < cpu_post_store_size && ret == 0; i++)
    {
	struct cpu_post_store_s *test = cpu_post_store_table + i;
	uchar data[16] =
	{ 0, 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14, 15 };
    	ulong base0 = (ulong) (data + 8);
	ulong base = base0;

	if (test->index)
	{
	    ulong code[] =
	    {
	    	ASM_12(test->cmd, 5, 3, 4),
		ASM_BLR,
	    };

	    cpu_post_exec_12w (code, &base, test->offset, test->value);
	}
	else
	{
	    ulong code[] =
	    {
	    	ASM_11I(test->cmd, 4, 3, test->offset),
		ASM_BLR,
	    };

	    cpu_post_exec_11w (code, &base, test->value);
	}

	if (ret == 0)
	{
	   if (test->update)
	       ret = base == base0 + test->offset ? 0 : -1;
	   else
	       ret = base == base0 ? 0 : -1;
	}

	if (ret == 0)
	{
	    switch (test->width)
	    {
	    case 1:
	        ret = *(uchar *)(base0 + test->offset) == test->value ?
		      0 : -1;
	        break;
	    case 2:
	        ret = *(ushort *)(base0 + test->offset) == test->value ?
		      0 : -1;
	        break;
	    case 4:
	        ret = *(ulong *)(base0 + test->offset) == test->value ?
		      0 : -1;
	        break;
	    }
	}

	if (ret != 0)
	{
            post_log ("Error at store test %d !\n", i);
	}
    }

    return ret;
}

#endif
#endif