summaryrefslogtreecommitdiff
path: root/lib/Target/NVPTX/NVPTXInstrFormats.td
blob: ffcb5d5273a2a96c4a5f93cda17a1b36674abd9d (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
//===- NVPTXInstrFormats.td - NVPTX Instruction Formats-------*- tblgen -*-===//
//
//                     The LLVM Compiler Infrastructure
//
// This file is distributed under the University of Illinois Open Source
// License. See LICENSE.TXT for details.
//
//===----------------------------------------------------------------------===//

//===----------------------------------------------------------------------===//
//  Describe NVPTX instructions format
//
//===----------------------------------------------------------------------===//

// Vector instruction type enum
class VecInstTypeEnum<bits<4> val> {
  bits<4> Value=val;
}
def VecNOP : VecInstTypeEnum<0>;

// Generic NVPTX Format

class NVPTXInst<dag outs, dag ins, string asmstr, list<dag> pattern>
  : Instruction {
  field bits<14> Inst;

  let Namespace = "NVPTX";
  dag OutOperandList = outs;
  dag InOperandList = ins;
  let AsmString = asmstr;
  let Pattern = pattern;

  // TSFlagFields
  bits<4> VecInstType = VecNOP.Value;
  bit IsSimpleMove = 0;
  bit IsLoad = 0;
  bit IsStore = 0;

  bit IsTex = 0;
  bit IsSust = 0;
  bit IsSurfTexQuery = 0;
  bit IsTexModeUnified = 0;

  // The following field is encoded as log2 of the vector size minus one,
  // with 0 meaning the operation is not a surface instruction.  For example,
  // if IsSuld == 2, then the instruction is a suld instruction with vector size
  // 2**(2-1) = 2.
  bits<2> IsSuld = 0;

  let TSFlags{3-0}   = VecInstType;
  let TSFlags{4-4}   = IsSimpleMove;
  let TSFlags{5-5}   = IsLoad;
  let TSFlags{6-6}   = IsStore;
  let TSFlags{7}     = IsTex;
  let TSFlags{9-8}   = IsSuld;
  let TSFlags{10}    = IsSust;
  let TSFlags{11}    = IsSurfTexQuery;
  let TSFlags{12}    = IsTexModeUnified;
}