; Test the MSA intrinsics that are encoded with the 3R instruction format. ; There are lots of these so this covers those beginning with 'v' ; RUN: llc -march=mips -mattr=+msa,+fp64 < %s | FileCheck %s ; RUN: llc -march=mipsel -mattr=+msa,+fp64 < %s | FileCheck %s @llvm_mips_vshf_b_ARG1 = global <16 x i8> , align 16 @llvm_mips_vshf_b_ARG2 = global <16 x i8> , align 16 @llvm_mips_vshf_b_ARG3 = global <16 x i8> , align 16 @llvm_mips_vshf_b_RES = global <16 x i8> , align 16 define void @llvm_mips_vshf_b_test() nounwind { entry: %0 = load <16 x i8>, <16 x i8>* @llvm_mips_vshf_b_ARG1 %1 = load <16 x i8>, <16 x i8>* @llvm_mips_vshf_b_ARG2 %2 = load <16 x i8>, <16 x i8>* @llvm_mips_vshf_b_ARG3 %3 = tail call <16 x i8> @llvm.mips.vshf.b(<16 x i8> %0, <16 x i8> %1, <16 x i8> %2) store <16 x i8> %3, <16 x i8>* @llvm_mips_vshf_b_RES ret void } declare <16 x i8> @llvm.mips.vshf.b(<16 x i8>, <16 x i8>, <16 x i8>) nounwind ; CHECK: llvm_mips_vshf_b_test: ; CHECK: ld.b ; CHECK: ld.b ; CHECK: ld.b ; CHECK: vshf.b ; CHECK: st.b ; CHECK: .size llvm_mips_vshf_b_test ; @llvm_mips_vshf_h_ARG1 = global <8 x i16> , align 16 @llvm_mips_vshf_h_ARG2 = global <8 x i16> , align 16 @llvm_mips_vshf_h_ARG3 = global <8 x i16> , align 16 @llvm_mips_vshf_h_RES = global <8 x i16> , align 16 define void @llvm_mips_vshf_h_test() nounwind { entry: %0 = load <8 x i16>, <8 x i16>* @llvm_mips_vshf_h_ARG1 %1 = load <8 x i16>, <8 x i16>* @llvm_mips_vshf_h_ARG2 %2 = load <8 x i16>, <8 x i16>* @llvm_mips_vshf_h_ARG3 %3 = tail call <8 x i16> @llvm.mips.vshf.h(<8 x i16> %0, <8 x i16> %1, <8 x i16> %2) store <8 x i16> %3, <8 x i16>* @llvm_mips_vshf_h_RES ret void } declare <8 x i16> @llvm.mips.vshf.h(<8 x i16>, <8 x i16>, <8 x i16>) nounwind ; CHECK: llvm_mips_vshf_h_test: ; CHECK: ld.h ; CHECK: ld.h ; CHECK: ld.h ; CHECK: vshf.h ; CHECK: st.h ; CHECK: .size llvm_mips_vshf_h_test ; @llvm_mips_vshf_w_ARG1 = global <4 x i32> , align 16 @llvm_mips_vshf_w_ARG2 = global <4 x i32> , align 16 @llvm_mips_vshf_w_ARG3 = global <4 x i32> , align 16 @llvm_mips_vshf_w_RES = global <4 x i32> , align 16 define void @llvm_mips_vshf_w_test() nounwind { entry: %0 = load <4 x i32>, <4 x i32>* @llvm_mips_vshf_w_ARG1 %1 = load <4 x i32>, <4 x i32>* @llvm_mips_vshf_w_ARG2 %2 = load <4 x i32>, <4 x i32>* @llvm_mips_vshf_w_ARG3 %3 = tail call <4 x i32> @llvm.mips.vshf.w(<4 x i32> %0, <4 x i32> %1, <4 x i32> %2) store <4 x i32> %3, <4 x i32>* @llvm_mips_vshf_w_RES ret void } declare <4 x i32> @llvm.mips.vshf.w(<4 x i32>, <4 x i32>, <4 x i32>) nounwind ; CHECK: llvm_mips_vshf_w_test: ; CHECK: ld.w ; CHECK: ld.w ; CHECK: ld.w ; CHECK: vshf.w ; CHECK: st.w ; CHECK: .size llvm_mips_vshf_w_test ; @llvm_mips_vshf_d_ARG1 = global <2 x i64> , align 16 @llvm_mips_vshf_d_ARG2 = global <2 x i64> , align 16 @llvm_mips_vshf_d_ARG3 = global <2 x i64> , align 16 @llvm_mips_vshf_d_RES = global <2 x i64> , align 16 define void @llvm_mips_vshf_d_test() nounwind { entry: %0 = load <2 x i64>, <2 x i64>* @llvm_mips_vshf_d_ARG1 %1 = load <2 x i64>, <2 x i64>* @llvm_mips_vshf_d_ARG2 %2 = load <2 x i64>, <2 x i64>* @llvm_mips_vshf_d_ARG3 %3 = tail call <2 x i64> @llvm.mips.vshf.d(<2 x i64> %0, <2 x i64> %1, <2 x i64> %2) store <2 x i64> %3, <2 x i64>* @llvm_mips_vshf_d_RES ret void } declare <2 x i64> @llvm.mips.vshf.d(<2 x i64>, <2 x i64>, <2 x i64>) nounwind ; CHECK: llvm_mips_vshf_d_test: ; CHECK: ld.d ; CHECK: ld.d ; CHECK: vshf.d ; CHECK: st.d ; CHECK: .size llvm_mips_vshf_d_test ;