//=- AArch64RegisterInfo.td - Describe the AArch64 Registers -*- tablegen -*-=// // // The LLVM Compiler Infrastructure // // This file is distributed under the University of Illinois Open Source // License. See LICENSE.TXT for details. // //===----------------------------------------------------------------------===// // // //===----------------------------------------------------------------------===// class AArch64Reg enc, string n, list subregs = [], list altNames = []> : Register { let HWEncoding = enc; let Namespace = "AArch64"; let SubRegs = subregs; } let Namespace = "AArch64" in { def sub_32 : SubRegIndex<32>; def bsub : SubRegIndex<8>; def hsub : SubRegIndex<16>; def ssub : SubRegIndex<32>; def dsub : SubRegIndex<32>; def sube32 : SubRegIndex<32>; def subo32 : SubRegIndex<32>; def qhisub : SubRegIndex<64>; def qsub : SubRegIndex<64>; def sube64 : SubRegIndex<64>; def subo64 : SubRegIndex<64>; // SVE def zsub : SubRegIndex<128>; // Note: zsub_hi should never be used directly because it represents // the scalable part of the SVE vector and cannot be manipulated as a // subvector in the same way the lower 128bits can. def zsub_hi : SubRegIndex<128>; // Note: Code depends on these having consecutive numbers def dsub0 : SubRegIndex<64>; def dsub1 : SubRegIndex<64>; def dsub2 : SubRegIndex<64>; def dsub3 : SubRegIndex<64>; // Note: Code depends on these having consecutive numbers def qsub0 : SubRegIndex<128>; def qsub1 : SubRegIndex<128>; def qsub2 : SubRegIndex<128>; def qsub3 : SubRegIndex<128>; } let Namespace = "AArch64" in { def vreg : RegAltNameIndex; def vlist1 : RegAltNameIndex; } //===----------------------------------------------------------------------===// // Registers //===----------------------------------------------------------------------===// def W0 : AArch64Reg<0, "w0" >, DwarfRegNum<[0]>; def W1 : AArch64Reg<1, "w1" >, DwarfRegNum<[1]>; def W2 : AArch64Reg<2, "w2" >, DwarfRegNum<[2]>; def W3 : AArch64Reg<3, "w3" >, DwarfRegNum<[3]>; def W4 : AArch64Reg<4, "w4" >, DwarfRegNum<[4]>; def W5 : AArch64Reg<5, "w5" >, DwarfRegNum<[5]>; def W6 : AArch64Reg<6, "w6" >, DwarfRegNum<[6]>; def W7 : AArch64Reg<7, "w7" >, DwarfRegNum<[7]>; def W8 : AArch64Reg<8, "w8" >, DwarfRegNum<[8]>; def W9 : AArch64Reg<9, "w9" >, DwarfRegNum<[9]>; def W10 : AArch64Reg<10, "w10">, DwarfRegNum<[10]>; def W11 : AArch64Reg<11, "w11">, DwarfRegNum<[11]>; def W12 : AArch64Reg<12, "w12">, DwarfRegNum<[12]>; def W13 : AArch64Reg<13, "w13">, DwarfRegNum<[13]>; def W14 : AArch64Reg<14, "w14">, DwarfRegNum<[14]>; def W15 : AArch64Reg<15, "w15">, DwarfRegNum<[15]>; def W16 : AArch64Reg<16, "w16">, DwarfRegNum<[16]>; def W17 : AArch64Reg<17, "w17">, DwarfRegNum<[17]>; def W18 : AArch64Reg<18, "w18">, DwarfRegNum<[18]>; def W19 : AArch64Reg<19, "w19">, DwarfRegNum<[19]>; def W20 : AArch64Reg<20, "w20">, DwarfRegNum<[20]>; def W21 : AArch64Reg<21, "w21">, DwarfRegNum<[21]>; def W22 : AArch64Reg<22, "w22">, DwarfRegNum<[22]>; def W23 : AArch64Reg<23, "w23">, DwarfRegNum<[23]>; def W24 : AArch64Reg<24, "w24">, DwarfRegNum<[24]>; def W25 : AArch64Reg<25, "w25">, DwarfRegNum<[25]>; def W26 : AArch64Reg<26, "w26">, DwarfRegNum<[26]>; def W27 : AArch64Reg<27, "w27">, DwarfRegNum<[27]>; def W28 : AArch64Reg<28, "w28">, DwarfRegNum<[28]>; def W29 : AArch64Reg<29, "w29">, DwarfRegNum<[29]>; def W30 : AArch64Reg<30, "w30">, DwarfRegNum<[30]>; def WSP : AArch64Reg<31, "wsp">, DwarfRegNum<[31]>; def WZR : AArch64Reg<31, "wzr">, DwarfRegAlias; let SubRegIndices = [sub_32] in { def X0 : AArch64Reg<0, "x0", [W0]>, DwarfRegAlias; def X1 : AArch64Reg<1, "x1", [W1]>, DwarfRegAlias; def X2 : AArch64Reg<2, "x2", [W2]>, DwarfRegAlias; def X3 : AArch64Reg<3, "x3", [W3]>, DwarfRegAlias; def X4 : AArch64Reg<4, "x4", [W4]>, DwarfRegAlias; def X5 : AArch64Reg<5, "x5", [W5]>, DwarfRegAlias; def X6 : AArch64Reg<6, "x6", [W6]>, DwarfRegAlias; def X7 : AArch64Reg<7, "x7", [W7]>, DwarfRegAlias; def X8 : AArch64Reg<8, "x8", [W8]>, DwarfRegAlias; def X9 : AArch64Reg<9, "x9", [W9]>, DwarfRegAlias; def X10 : AArch64Reg<10, "x10", [W10]>, DwarfRegAlias; def X11 : AArch64Reg<11, "x11", [W11]>, DwarfRegAlias; def X12 : AArch64Reg<12, "x12", [W12]>, DwarfRegAlias; def X13 : AArch64Reg<13, "x13", [W13]>, DwarfRegAlias; def X14 : AArch64Reg<14, "x14", [W14]>, DwarfRegAlias; def X15 : AArch64Reg<15, "x15", [W15]>, DwarfRegAlias; def X16 : AArch64Reg<16, "x16", [W16]>, DwarfRegAlias; def X17 : AArch64Reg<17, "x17", [W17]>, DwarfRegAlias; def X18 : AArch64Reg<18, "x18", [W18]>, DwarfRegAlias; def X19 : AArch64Reg<19, "x19", [W19]>, DwarfRegAlias; def X20 : AArch64Reg<20, "x20", [W20]>, DwarfRegAlias; def X21 : AArch64Reg<21, "x21", [W21]>, DwarfRegAlias; def X22 : AArch64Reg<22, "x22", [W22]>, DwarfRegAlias; def X23 : AArch64Reg<23, "x23", [W23]>, DwarfRegAlias; def X24 : AArch64Reg<24, "x24", [W24]>, DwarfRegAlias; def X25 : AArch64Reg<25, "x25", [W25]>, DwarfRegAlias; def X26 : AArch64Reg<26, "x26", [W26]>, DwarfRegAlias; def X27 : AArch64Reg<27, "x27", [W27]>, DwarfRegAlias; def X28 : AArch64Reg<28, "x28", [W28]>, DwarfRegAlias; def FP : AArch64Reg<29, "x29", [W29]>, DwarfRegAlias; def LR : AArch64Reg<30, "x30", [W30]>, DwarfRegAlias; def SP : AArch64Reg<31, "sp", [WSP]>, DwarfRegAlias; def XZR : AArch64Reg<31, "xzr", [WZR]>, DwarfRegAlias; } // Condition code register. def NZCV : AArch64Reg<0, "nzcv">; // First fault status register def FFR : AArch64Reg<0, "ffr">, DwarfRegNum<[47]>; // GPR register classes with the intersections of GPR32/GPR32sp and // GPR64/GPR64sp for use by the coalescer. def GPR32common : RegisterClass<"AArch64", [i32], 32, (sequence "W%u", 0, 30)> { let AltOrders = [(rotl GPR32common, 8)]; let AltOrderSelect = [{ return 1; }]; } def GPR64common : RegisterClass<"AArch64", [i64], 64, (add (sequence "X%u", 0, 28), FP, LR)> { let AltOrders = [(rotl GPR64common, 8)]; let AltOrderSelect = [{ return 1; }]; } // GPR register classes which exclude SP/WSP. def GPR32 : RegisterClass<"AArch64", [i32], 32, (add GPR32common, WZR)> { let AltOrders = [(rotl GPR32, 8)]; let AltOrderSelect = [{ return 1; }]; } def GPR64 : RegisterClass<"AArch64", [i64], 64, (add GPR64common, XZR)> { let AltOrders = [(rotl GPR64, 8)]; let AltOrderSelect = [{ return 1; }]; } // GPR register classes which include SP/WSP. def GPR32sp : RegisterClass<"AArch64", [i32], 32, (add GPR32common, WSP)> { let AltOrders = [(rotl GPR32sp, 8)]; let AltOrderSelect = [{ return 1; }]; } def GPR64sp : RegisterClass<"AArch64", [i64], 64, (add GPR64common, SP)> { let AltOrders = [(rotl GPR64sp, 8)]; let AltOrderSelect = [{ return 1; }]; } def GPR32sponly : RegisterClass<"AArch64", [i32], 32, (add WSP)>; def GPR64sponly : RegisterClass<"AArch64", [i64], 64, (add SP)>; def GPR64spPlus0Operand : AsmOperandClass { let Name = "GPR64sp0"; let RenderMethod = "addRegOperands"; let PredicateMethod = "isGPR64"; let ParserMethod = "tryParseGPR64sp0Operand"; } def GPR64sp0 : RegisterOperand { let ParserMatchClass = GPR64spPlus0Operand; } // GPR32/GPR64 but with zero-register substitution enabled. // TODO: Roll this out to GPR32/GPR64/GPR32all/GPR64all. def GPR32z : RegisterOperand { let GIZeroRegister = WZR; } def GPR64z : RegisterOperand { let GIZeroRegister = XZR; } // GPR register classes which include WZR/XZR AND SP/WSP. This is not a // constraint used by any instructions, it is used as a common super-class. def GPR32all : RegisterClass<"AArch64", [i32], 32, (add GPR32common, WZR, WSP)>; def GPR64all : RegisterClass<"AArch64", [i64], 64, (add GPR64common, XZR, SP)>; // For tail calls, we can't use callee-saved registers, as they are restored // to the saved value before the tail call, which would clobber a call address. // This is for indirect tail calls to store the address of the destination. def tcGPR64 : RegisterClass<"AArch64", [i64], 64, (sub GPR64common, X19, X20, X21, X22, X23, X24, X25, X26, X27, X28, FP, LR)>; // GPR register classes for post increment amount of vector load/store that // has alternate printing when Rm=31 and prints a constant immediate value // equal to the total number of bytes transferred. // FIXME: TableGen *should* be able to do these itself now. There appears to be // a bug in counting how many operands a Post-indexed MCInst should have which // means the aliases don't trigger. def GPR64pi1 : RegisterOperand">; def GPR64pi2 : RegisterOperand">; def GPR64pi3 : RegisterOperand">; def GPR64pi4 : RegisterOperand">; def GPR64pi6 : RegisterOperand">; def GPR64pi8 : RegisterOperand">; def GPR64pi12 : RegisterOperand">; def GPR64pi16 : RegisterOperand">; def GPR64pi24 : RegisterOperand">; def GPR64pi32 : RegisterOperand">; def GPR64pi48 : RegisterOperand">; def GPR64pi64 : RegisterOperand">; // Condition code regclass. def CCR : RegisterClass<"AArch64", [i32], 32, (add NZCV)> { let CopyCost = -1; // Don't allow copying of status registers. // CCR is not allocatable. let isAllocatable = 0; } //===----------------------------------------------------------------------===// // Floating Point Scalar Registers //===----------------------------------------------------------------------===// def B0 : AArch64Reg<0, "b0">, DwarfRegNum<[64]>; def B1 : AArch64Reg<1, "b1">, DwarfRegNum<[65]>; def B2 : AArch64Reg<2, "b2">, DwarfRegNum<[66]>; def B3 : AArch64Reg<3, "b3">, DwarfRegNum<[67]>; def B4 : AArch64Reg<4, "b4">, DwarfRegNum<[68]>; def B5 : AArch64Reg<5, "b5">, DwarfRegNum<[69]>; def B6 : AArch64Reg<6, "b6">, DwarfRegNum<[70]>; def B7 : AArch64Reg<7, "b7">, DwarfRegNum<[71]>; def B8 : AArch64Reg<8, "b8">, DwarfRegNum<[72]>; def B9 : AArch64Reg<9, "b9">, DwarfRegNum<[73]>; def B10 : AArch64Reg<10, "b10">, DwarfRegNum<[74]>; def B11 : AArch64Reg<11, "b11">, DwarfRegNum<[75]>; def B12 : AArch64Reg<12, "b12">, DwarfRegNum<[76]>; def B13 : AArch64Reg<13, "b13">, DwarfRegNum<[77]>; def B14 : AArch64Reg<14, "b14">, DwarfRegNum<[78]>; def B15 : AArch64Reg<15, "b15">, DwarfRegNum<[79]>; def B16 : AArch64Reg<16, "b16">, DwarfRegNum<[80]>; def B17 : AArch64Reg<17, "b17">, DwarfRegNum<[81]>; def B18 : AArch64Reg<18, "b18">, DwarfRegNum<[82]>; def B19 : AArch64Reg<19, "b19">, DwarfRegNum<[83]>; def B20 : AArch64Reg<20, "b20">, DwarfRegNum<[84]>; def B21 : AArch64Reg<21, "b21">, DwarfRegNum<[85]>; def B22 : AArch64Reg<22, "b22">, DwarfRegNum<[86]>; def B23 : AArch64Reg<23, "b23">, DwarfRegNum<[87]>; def B24 : AArch64Reg<24, "b24">, DwarfRegNum<[88]>; def B25 : AArch64Reg<25, "b25">, DwarfRegNum<[89]>; def B26 : AArch64Reg<26, "b26">, DwarfRegNum<[90]>; def B27 : AArch64Reg<27, "b27">, DwarfRegNum<[91]>; def B28 : AArch64Reg<28, "b28">, DwarfRegNum<[92]>; def B29 : AArch64Reg<29, "b29">, DwarfRegNum<[93]>; def B30 : AArch64Reg<30, "b30">, DwarfRegNum<[94]>; def B31 : AArch64Reg<31, "b31">, DwarfRegNum<[95]>; let SubRegIndices = [bsub] in { def H0 : AArch64Reg<0, "h0", [B0]>, DwarfRegAlias; def H1 : AArch64Reg<1, "h1", [B1]>, DwarfRegAlias; def H2 : AArch64Reg<2, "h2", [B2]>, DwarfRegAlias; def H3 : AArch64Reg<3, "h3", [B3]>, DwarfRegAlias; def H4 : AArch64Reg<4, "h4", [B4]>, DwarfRegAlias; def H5 : AArch64Reg<5, "h5", [B5]>, DwarfRegAlias; def H6 : AArch64Reg<6, "h6", [B6]>, DwarfRegAlias; def H7 : AArch64Reg<7, "h7", [B7]>, DwarfRegAlias; def H8 : AArch64Reg<8, "h8", [B8]>, DwarfRegAlias; def H9 : AArch64Reg<9, "h9", [B9]>, DwarfRegAlias; def H10 : AArch64Reg<10, "h10", [B10]>, DwarfRegAlias; def H11 : AArch64Reg<11, "h11", [B11]>, DwarfRegAlias; def H12 : AArch64Reg<12, "h12", [B12]>, DwarfRegAlias; def H13 : AArch64Reg<13, "h13", [B13]>, DwarfRegAlias; def H14 : AArch64Reg<14, "h14", [B14]>, DwarfRegAlias; def H15 : AArch64Reg<15, "h15", [B15]>, DwarfRegAlias; def H16 : AArch64Reg<16, "h16", [B16]>, DwarfRegAlias; def H17 : AArch64Reg<17, "h17", [B17]>, DwarfRegAlias; def H18 : AArch64Reg<18, "h18", [B18]>, DwarfRegAlias; def H19 : AArch64Reg<19, "h19", [B19]>, DwarfRegAlias; def H20 : AArch64Reg<20, "h20", [B20]>, DwarfRegAlias; def H21 : AArch64Reg<21, "h21", [B21]>, DwarfRegAlias; def H22 : AArch64Reg<22, "h22", [B22]>, DwarfRegAlias; def H23 : AArch64Reg<23, "h23", [B23]>, DwarfRegAlias; def H24 : AArch64Reg<24, "h24", [B24]>, DwarfRegAlias; def H25 : AArch64Reg<25, "h25", [B25]>, DwarfRegAlias; def H26 : AArch64Reg<26, "h26", [B26]>, DwarfRegAlias; def H27 : AArch64Reg<27, "h27", [B27]>, DwarfRegAlias; def H28 : AArch64Reg<28, "h28", [B28]>, DwarfRegAlias; def H29 : AArch64Reg<29, "h29", [B29]>, DwarfRegAlias; def H30 : AArch64Reg<30, "h30", [B30]>, DwarfRegAlias; def H31 : AArch64Reg<31, "h31", [B31]>, DwarfRegAlias; } let SubRegIndices = [hsub] in { def S0 : AArch64Reg<0, "s0", [H0]>, DwarfRegAlias; def S1 : AArch64Reg<1, "s1", [H1]>, DwarfRegAlias; def S2 : AArch64Reg<2, "s2", [H2]>, DwarfRegAlias; def S3 : AArch64Reg<3, "s3", [H3]>, DwarfRegAlias; def S4 : AArch64Reg<4, "s4", [H4]>, DwarfRegAlias; def S5 : AArch64Reg<5, "s5", [H5]>, DwarfRegAlias; def S6 : AArch64Reg<6, "s6", [H6]>, DwarfRegAlias; def S7 : AArch64Reg<7, "s7", [H7]>, DwarfRegAlias; def S8 : AArch64Reg<8, "s8", [H8]>, DwarfRegAlias; def S9 : AArch64Reg<9, "s9", [H9]>, DwarfRegAlias; def S10 : AArch64Reg<10, "s10", [H10]>, DwarfRegAlias; def S11 : AArch64Reg<11, "s11", [H11]>, DwarfRegAlias; def S12 : AArch64Reg<12, "s12", [H12]>, DwarfRegAlias; def S13 : AArch64Reg<13, "s13", [H13]>, DwarfRegAlias; def S14 : AArch64Reg<14, "s14", [H14]>, DwarfRegAlias; def S15 : AArch64Reg<15, "s15", [H15]>, DwarfRegAlias; def S16 : AArch64Reg<16, "s16", [H16]>, DwarfRegAlias; def S17 : AArch64Reg<17, "s17", [H17]>, DwarfRegAlias; def S18 : AArch64Reg<18, "s18", [H18]>, DwarfRegAlias; def S19 : AArch64Reg<19, "s19", [H19]>, DwarfRegAlias; def S20 : AArch64Reg<20, "s20", [H20]>, DwarfRegAlias; def S21 : AArch64Reg<21, "s21", [H21]>, DwarfRegAlias; def S22 : AArch64Reg<22, "s22", [H22]>, DwarfRegAlias; def S23 : AArch64Reg<23, "s23", [H23]>, DwarfRegAlias; def S24 : AArch64Reg<24, "s24", [H24]>, DwarfRegAlias; def S25 : AArch64Reg<25, "s25", [H25]>, DwarfRegAlias; def S26 : AArch64Reg<26, "s26", [H26]>, DwarfRegAlias; def S27 : AArch64Reg<27, "s27", [H27]>, DwarfRegAlias; def S28 : AArch64Reg<28, "s28", [H28]>, DwarfRegAlias; def S29 : AArch64Reg<29, "s29", [H29]>, DwarfRegAlias; def S30 : AArch64Reg<30, "s30", [H30]>, DwarfRegAlias; def S31 : AArch64Reg<31, "s31", [H31]>, DwarfRegAlias; } let SubRegIndices = [ssub], RegAltNameIndices = [vreg, vlist1] in { def D0 : AArch64Reg<0, "d0", [S0], ["v0", ""]>, DwarfRegAlias; def D1 : AArch64Reg<1, "d1", [S1], ["v1", ""]>, DwarfRegAlias; def D2 : AArch64Reg<2, "d2", [S2], ["v2", ""]>, DwarfRegAlias; def D3 : AArch64Reg<3, "d3", [S3], ["v3", ""]>, DwarfRegAlias; def D4 : AArch64Reg<4, "d4", [S4], ["v4", ""]>, DwarfRegAlias; def D5 : AArch64Reg<5, "d5", [S5], ["v5", ""]>, DwarfRegAlias; def D6 : AArch64Reg<6, "d6", [S6], ["v6", ""]>, DwarfRegAlias; def D7 : AArch64Reg<7, "d7", [S7], ["v7", ""]>, DwarfRegAlias; def D8 : AArch64Reg<8, "d8", [S8], ["v8", ""]>, DwarfRegAlias; def D9 : AArch64Reg<9, "d9", [S9], ["v9", ""]>, DwarfRegAlias; def D10 : AArch64Reg<10, "d10", [S10], ["v10", ""]>, DwarfRegAlias; def D11 : AArch64Reg<11, "d11", [S11], ["v11", ""]>, DwarfRegAlias; def D12 : AArch64Reg<12, "d12", [S12], ["v12", ""]>, DwarfRegAlias; def D13 : AArch64Reg<13, "d13", [S13], ["v13", ""]>, DwarfRegAlias; def D14 : AArch64Reg<14, "d14", [S14], ["v14", ""]>, DwarfRegAlias; def D15 : AArch64Reg<15, "d15", [S15], ["v15", ""]>, DwarfRegAlias; def D16 : AArch64Reg<16, "d16", [S16], ["v16", ""]>, DwarfRegAlias; def D17 : AArch64Reg<17, "d17", [S17], ["v17", ""]>, DwarfRegAlias; def D18 : AArch64Reg<18, "d18", [S18], ["v18", ""]>, DwarfRegAlias; def D19 : AArch64Reg<19, "d19", [S19], ["v19", ""]>, DwarfRegAlias; def D20 : AArch64Reg<20, "d20", [S20], ["v20", ""]>, DwarfRegAlias; def D21 : AArch64Reg<21, "d21", [S21], ["v21", ""]>, DwarfRegAlias; def D22 : AArch64Reg<22, "d22", [S22], ["v22", ""]>, DwarfRegAlias; def D23 : AArch64Reg<23, "d23", [S23], ["v23", ""]>, DwarfRegAlias; def D24 : AArch64Reg<24, "d24", [S24], ["v24", ""]>, DwarfRegAlias; def D25 : AArch64Reg<25, "d25", [S25], ["v25", ""]>, DwarfRegAlias; def D26 : AArch64Reg<26, "d26", [S26], ["v26", ""]>, DwarfRegAlias; def D27 : AArch64Reg<27, "d27", [S27], ["v27", ""]>, DwarfRegAlias; def D28 : AArch64Reg<28, "d28", [S28], ["v28", ""]>, DwarfRegAlias; def D29 : AArch64Reg<29, "d29", [S29], ["v29", ""]>, DwarfRegAlias; def D30 : AArch64Reg<30, "d30", [S30], ["v30", ""]>, DwarfRegAlias; def D31 : AArch64Reg<31, "d31", [S31], ["v31", ""]>, DwarfRegAlias; } let SubRegIndices = [dsub], RegAltNameIndices = [vreg, vlist1] in { def Q0 : AArch64Reg<0, "q0", [D0], ["v0", ""]>, DwarfRegAlias; def Q1 : AArch64Reg<1, "q1", [D1], ["v1", ""]>, DwarfRegAlias; def Q2 : AArch64Reg<2, "q2", [D2], ["v2", ""]>, DwarfRegAlias; def Q3 : AArch64Reg<3, "q3", [D3], ["v3", ""]>, DwarfRegAlias; def Q4 : AArch64Reg<4, "q4", [D4], ["v4", ""]>, DwarfRegAlias; def Q5 : AArch64Reg<5, "q5", [D5], ["v5", ""]>, DwarfRegAlias; def Q6 : AArch64Reg<6, "q6", [D6], ["v6", ""]>, DwarfRegAlias; def Q7 : AArch64Reg<7, "q7", [D7], ["v7", ""]>, DwarfRegAlias; def Q8 : AArch64Reg<8, "q8", [D8], ["v8", ""]>, DwarfRegAlias; def Q9 : AArch64Reg<9, "q9", [D9], ["v9", ""]>, DwarfRegAlias; def Q10 : AArch64Reg<10, "q10", [D10], ["v10", ""]>, DwarfRegAlias; def Q11 : AArch64Reg<11, "q11", [D11], ["v11", ""]>, DwarfRegAlias; def Q12 : AArch64Reg<12, "q12", [D12], ["v12", ""]>, DwarfRegAlias; def Q13 : AArch64Reg<13, "q13", [D13], ["v13", ""]>, DwarfRegAlias; def Q14 : AArch64Reg<14, "q14", [D14], ["v14", ""]>, DwarfRegAlias; def Q15 : AArch64Reg<15, "q15", [D15], ["v15", ""]>, DwarfRegAlias; def Q16 : AArch64Reg<16, "q16", [D16], ["v16", ""]>, DwarfRegAlias; def Q17 : AArch64Reg<17, "q17", [D17], ["v17", ""]>, DwarfRegAlias; def Q18 : AArch64Reg<18, "q18", [D18], ["v18", ""]>, DwarfRegAlias; def Q19 : AArch64Reg<19, "q19", [D19], ["v19", ""]>, DwarfRegAlias; def Q20 : AArch64Reg<20, "q20", [D20], ["v20", ""]>, DwarfRegAlias; def Q21 : AArch64Reg<21, "q21", [D21], ["v21", ""]>, DwarfRegAlias; def Q22 : AArch64Reg<22, "q22", [D22], ["v22", ""]>, DwarfRegAlias; def Q23 : AArch64Reg<23, "q23", [D23], ["v23", ""]>, DwarfRegAlias; def Q24 : AArch64Reg<24, "q24", [D24], ["v24", ""]>, DwarfRegAlias; def Q25 : AArch64Reg<25, "q25", [D25], ["v25", ""]>, DwarfRegAlias; def Q26 : AArch64Reg<26, "q26", [D26], ["v26", ""]>, DwarfRegAlias; def Q27 : AArch64Reg<27, "q27", [D27], ["v27", ""]>, DwarfRegAlias; def Q28 : AArch64Reg<28, "q28", [D28], ["v28", ""]>, DwarfRegAlias; def Q29 : AArch64Reg<29, "q29", [D29], ["v29", ""]>, DwarfRegAlias; def Q30 : AArch64Reg<30, "q30", [D30], ["v30", ""]>, DwarfRegAlias; def Q31 : AArch64Reg<31, "q31", [D31], ["v31", ""]>, DwarfRegAlias; } def FPR8 : RegisterClass<"AArch64", [untyped], 8, (sequence "B%u", 0, 31)> { let Size = 8; } def FPR16 : RegisterClass<"AArch64", [f16], 16, (sequence "H%u", 0, 31)> { let Size = 16; } def FPR32 : RegisterClass<"AArch64", [f32, i32], 32,(sequence "S%u", 0, 31)>; def FPR64 : RegisterClass<"AArch64", [f64, i64, v2f32, v1f64, v8i8, v4i16, v2i32, v1i64, v4f16], 64, (sequence "D%u", 0, 31)>; // We don't (yet) have an f128 legal type, so don't use that here. We // normalize 128-bit vectors to v2f64 for arg passing and such, so use // that here. def FPR128 : RegisterClass<"AArch64", [v16i8, v8i16, v4i32, v2i64, v4f32, v2f64, f128, v8f16], 128, (sequence "Q%u", 0, 31)>; // The lower 16 vector registers. Some instructions can only take registers // in this range. def FPR128_lo : RegisterClass<"AArch64", [v16i8, v8i16, v4i32, v2i64, v4f32, v2f64, v8f16], 128, (trunc FPR128, 16)>; // Pairs, triples, and quads of 64-bit vector registers. def DSeqPairs : RegisterTuples<[dsub0, dsub1], [(rotl FPR64, 0), (rotl FPR64, 1)]>; def DSeqTriples : RegisterTuples<[dsub0, dsub1, dsub2], [(rotl FPR64, 0), (rotl FPR64, 1), (rotl FPR64, 2)]>; def DSeqQuads : RegisterTuples<[dsub0, dsub1, dsub2, dsub3], [(rotl FPR64, 0), (rotl FPR64, 1), (rotl FPR64, 2), (rotl FPR64, 3)]>; def DD : RegisterClass<"AArch64", [untyped], 64, (add DSeqPairs)> { let Size = 128; } def DDD : RegisterClass<"AArch64", [untyped], 64, (add DSeqTriples)> { let Size = 192; } def DDDD : RegisterClass<"AArch64", [untyped], 64, (add DSeqQuads)> { let Size = 256; } // Pairs, triples, and quads of 128-bit vector registers. def QSeqPairs : RegisterTuples<[qsub0, qsub1], [(rotl FPR128, 0), (rotl FPR128, 1)]>; def QSeqTriples : RegisterTuples<[qsub0, qsub1, qsub2], [(rotl FPR128, 0), (rotl FPR128, 1), (rotl FPR128, 2)]>; def QSeqQuads : RegisterTuples<[qsub0, qsub1, qsub2, qsub3], [(rotl FPR128, 0), (rotl FPR128, 1), (rotl FPR128, 2), (rotl FPR128, 3)]>; def QQ : RegisterClass<"AArch64", [untyped], 128, (add QSeqPairs)> { let Size = 256; } def QQQ : RegisterClass<"AArch64", [untyped], 128, (add QSeqTriples)> { let Size = 384; } def QQQQ : RegisterClass<"AArch64", [untyped], 128, (add QSeqQuads)> { let Size = 512; } // Vector operand versions of the FP registers. Alternate name printing and // assmebler matching. def VectorReg64AsmOperand : AsmOperandClass { let Name = "VectorReg64"; let PredicateMethod = "isNeonVectorReg"; } def VectorReg128AsmOperand : AsmOperandClass { let Name = "VectorReg128"; let PredicateMethod = "isNeonVectorReg"; } def V64 : RegisterOperand { let ParserMatchClass = VectorReg64AsmOperand; } def V128 : RegisterOperand { let ParserMatchClass = VectorReg128AsmOperand; } def VectorRegLoAsmOperand : AsmOperandClass { let Name = "VectorRegLo"; let PredicateMethod = "isNeonVectorRegLo"; } def V128_lo : RegisterOperand { let ParserMatchClass = VectorRegLoAsmOperand; } class TypedVecListAsmOperand : AsmOperandClass { let Name = "TypedVectorList" # count # "_" # lanes # eltsize; let PredicateMethod = "isTypedVectorList"; let RenderMethod = "addVectorListOperands<" # vecty # ", " # count # ">"; } class TypedVecListRegOperand : RegisterOperand">; multiclass VectorList { // With implicit types (probably on instruction instead). E.g. { v0, v1 } def _64AsmOperand : AsmOperandClass { let Name = NAME # "64"; let PredicateMethod = "isImplicitlyTypedVectorList"; let RenderMethod = "addVectorListOperands"; } def "64" : RegisterOperand { let ParserMatchClass = !cast(NAME # "_64AsmOperand"); } def _128AsmOperand : AsmOperandClass { let Name = NAME # "128"; let PredicateMethod = "isImplicitlyTypedVectorList"; let RenderMethod = "addVectorListOperands"; } def "128" : RegisterOperand { let ParserMatchClass = !cast(NAME # "_128AsmOperand"); } // 64-bit register lists with explicit type. // { v0.8b, v1.8b } def _8bAsmOperand : TypedVecListAsmOperand; def "8b" : TypedVecListRegOperand { let ParserMatchClass = !cast(NAME # "_8bAsmOperand"); } // { v0.4h, v1.4h } def _4hAsmOperand : TypedVecListAsmOperand; def "4h" : TypedVecListRegOperand { let ParserMatchClass = !cast(NAME # "_4hAsmOperand"); } // { v0.2s, v1.2s } def _2sAsmOperand : TypedVecListAsmOperand; def "2s" : TypedVecListRegOperand { let ParserMatchClass = !cast(NAME # "_2sAsmOperand"); } // { v0.1d, v1.1d } def _1dAsmOperand : TypedVecListAsmOperand; def "1d" : TypedVecListRegOperand { let ParserMatchClass = !cast(NAME # "_1dAsmOperand"); } // 128-bit register lists with explicit type // { v0.16b, v1.16b } def _16bAsmOperand : TypedVecListAsmOperand; def "16b" : TypedVecListRegOperand { let ParserMatchClass = !cast(NAME # "_16bAsmOperand"); } // { v0.8h, v1.8h } def _8hAsmOperand : TypedVecListAsmOperand; def "8h" : TypedVecListRegOperand { let ParserMatchClass = !cast(NAME # "_8hAsmOperand"); } // { v0.4s, v1.4s } def _4sAsmOperand : TypedVecListAsmOperand; def "4s" : TypedVecListRegOperand { let ParserMatchClass = !cast(NAME # "_4sAsmOperand"); } // { v0.2d, v1.2d } def _2dAsmOperand : TypedVecListAsmOperand; def "2d" : TypedVecListRegOperand { let ParserMatchClass = !cast(NAME # "_2dAsmOperand"); } // { v0.b, v1.b } def _bAsmOperand : TypedVecListAsmOperand; def "b" : TypedVecListRegOperand { let ParserMatchClass = !cast(NAME # "_bAsmOperand"); } // { v0.h, v1.h } def _hAsmOperand : TypedVecListAsmOperand; def "h" : TypedVecListRegOperand { let ParserMatchClass = !cast(NAME # "_hAsmOperand"); } // { v0.s, v1.s } def _sAsmOperand : TypedVecListAsmOperand; def "s" : TypedVecListRegOperand { let ParserMatchClass = !cast(NAME # "_sAsmOperand"); } // { v0.d, v1.d } def _dAsmOperand : TypedVecListAsmOperand; def "d" : TypedVecListRegOperand { let ParserMatchClass = !cast(NAME # "_dAsmOperand"); } } defm VecListOne : VectorList<1, FPR64, FPR128>; defm VecListTwo : VectorList<2, DD, QQ>; defm VecListThree : VectorList<3, DDD, QQQ>; defm VecListFour : VectorList<4, DDDD, QQQQ>; class FPRAsmOperand : AsmOperandClass { let Name = "FPRAsmOperand" # RC; let PredicateMethod = "isGPR64"; let RenderMethod = "addRegOperands"; } // Register operand versions of the scalar FP registers. def FPR8Op : RegisterOperand { let ParserMatchClass = FPRAsmOperand<"FPR8">; } def FPR16Op : RegisterOperand { let ParserMatchClass = FPRAsmOperand<"FPR16">; } def FPR32Op : RegisterOperand { let ParserMatchClass = FPRAsmOperand<"FPR32">; } def FPR64Op : RegisterOperand { let ParserMatchClass = FPRAsmOperand<"FPR64">; } def FPR128Op : RegisterOperand { let ParserMatchClass = FPRAsmOperand<"FPR128">; } //===----------------------------------------------------------------------===// // ARMv8.1a atomic CASP register operands def WSeqPairs : RegisterTuples<[sube32, subo32], [(rotl GPR32, 0), (rotl GPR32, 1)]>; def XSeqPairs : RegisterTuples<[sube64, subo64], [(rotl GPR64, 0), (rotl GPR64, 1)]>; def WSeqPairsClass : RegisterClass<"AArch64", [untyped], 32, (add WSeqPairs)>{ let Size = 64; } def XSeqPairsClass : RegisterClass<"AArch64", [untyped], 64, (add XSeqPairs)>{ let Size = 128; } let RenderMethod = "addRegOperands", ParserMethod="tryParseGPRSeqPair" in { def WSeqPairsAsmOperandClass : AsmOperandClass { let Name = "WSeqPair"; } def XSeqPairsAsmOperandClass : AsmOperandClass { let Name = "XSeqPair"; } } def WSeqPairClassOperand : RegisterOperand"> { let ParserMatchClass = WSeqPairsAsmOperandClass; } def XSeqPairClassOperand : RegisterOperand"> { let ParserMatchClass = XSeqPairsAsmOperandClass; } //===----- END: v8.1a atomic CASP register operands -----------------------===// // SVE predicate registers def P0 : AArch64Reg<0, "p0">, DwarfRegNum<[48]>; def P1 : AArch64Reg<1, "p1">, DwarfRegNum<[49]>; def P2 : AArch64Reg<2, "p2">, DwarfRegNum<[50]>; def P3 : AArch64Reg<3, "p3">, DwarfRegNum<[51]>; def P4 : AArch64Reg<4, "p4">, DwarfRegNum<[52]>; def P5 : AArch64Reg<5, "p5">, DwarfRegNum<[53]>; def P6 : AArch64Reg<6, "p6">, DwarfRegNum<[54]>; def P7 : AArch64Reg<7, "p7">, DwarfRegNum<[55]>; def P8 : AArch64Reg<8, "p8">, DwarfRegNum<[56]>; def P9 : AArch64Reg<9, "p9">, DwarfRegNum<[57]>; def P10 : AArch64Reg<10, "p10">, DwarfRegNum<[58]>; def P11 : AArch64Reg<11, "p11">, DwarfRegNum<[59]>; def P12 : AArch64Reg<12, "p12">, DwarfRegNum<[60]>; def P13 : AArch64Reg<13, "p13">, DwarfRegNum<[61]>; def P14 : AArch64Reg<14, "p14">, DwarfRegNum<[62]>; def P15 : AArch64Reg<15, "p15">, DwarfRegNum<[63]>; // The part of SVE registers that don't overlap Neon registers. // These are only used as part of clobber lists. def Z0_HI : AArch64Reg<0, "z0_hi">; def Z1_HI : AArch64Reg<1, "z1_hi">; def Z2_HI : AArch64Reg<2, "z2_hi">; def Z3_HI : AArch64Reg<3, "z3_hi">; def Z4_HI : AArch64Reg<4, "z4_hi">; def Z5_HI : AArch64Reg<5, "z5_hi">; def Z6_HI : AArch64Reg<6, "z6_hi">; def Z7_HI : AArch64Reg<7, "z7_hi">; def Z8_HI : AArch64Reg<8, "z8_hi">; def Z9_HI : AArch64Reg<9, "z9_hi">; def Z10_HI : AArch64Reg<10, "z10_hi">; def Z11_HI : AArch64Reg<11, "z11_hi">; def Z12_HI : AArch64Reg<12, "z12_hi">; def Z13_HI : AArch64Reg<13, "z13_hi">; def Z14_HI : AArch64Reg<14, "z14_hi">; def Z15_HI : AArch64Reg<15, "z15_hi">; def Z16_HI : AArch64Reg<16, "z16_hi">; def Z17_HI : AArch64Reg<17, "z17_hi">; def Z18_HI : AArch64Reg<18, "z18_hi">; def Z19_HI : AArch64Reg<19, "z19_hi">; def Z20_HI : AArch64Reg<20, "z20_hi">; def Z21_HI : AArch64Reg<21, "z21_hi">; def Z22_HI : AArch64Reg<22, "z22_hi">; def Z23_HI : AArch64Reg<23, "z23_hi">; def Z24_HI : AArch64Reg<24, "z24_hi">; def Z25_HI : AArch64Reg<25, "z25_hi">; def Z26_HI : AArch64Reg<26, "z26_hi">; def Z27_HI : AArch64Reg<27, "z27_hi">; def Z28_HI : AArch64Reg<28, "z28_hi">; def Z29_HI : AArch64Reg<29, "z29_hi">; def Z30_HI : AArch64Reg<30, "z30_hi">; def Z31_HI : AArch64Reg<31, "z31_hi">; // SVE variable-size vector registers let SubRegIndices = [zsub,zsub_hi] in { def Z0 : AArch64Reg<0, "z0", [Q0, Z0_HI]>, DwarfRegNum<[96]>; def Z1 : AArch64Reg<1, "z1", [Q1, Z1_HI]>, DwarfRegNum<[97]>; def Z2 : AArch64Reg<2, "z2", [Q2, Z2_HI]>, DwarfRegNum<[98]>; def Z3 : AArch64Reg<3, "z3", [Q3, Z3_HI]>, DwarfRegNum<[99]>; def Z4 : AArch64Reg<4, "z4", [Q4, Z4_HI]>, DwarfRegNum<[100]>; def Z5 : AArch64Reg<5, "z5", [Q5, Z5_HI]>, DwarfRegNum<[101]>; def Z6 : AArch64Reg<6, "z6", [Q6, Z6_HI]>, DwarfRegNum<[102]>; def Z7 : AArch64Reg<7, "z7", [Q7, Z7_HI]>, DwarfRegNum<[103]>; def Z8 : AArch64Reg<8, "z8", [Q8, Z8_HI]>, DwarfRegNum<[104]>; def Z9 : AArch64Reg<9, "z9", [Q9, Z9_HI]>, DwarfRegNum<[105]>; def Z10 : AArch64Reg<10, "z10", [Q10, Z10_HI]>, DwarfRegNum<[106]>; def Z11 : AArch64Reg<11, "z11", [Q11, Z11_HI]>, DwarfRegNum<[107]>; def Z12 : AArch64Reg<12, "z12", [Q12, Z12_HI]>, DwarfRegNum<[108]>; def Z13 : AArch64Reg<13, "z13", [Q13, Z13_HI]>, DwarfRegNum<[109]>; def Z14 : AArch64Reg<14, "z14", [Q14, Z14_HI]>, DwarfRegNum<[110]>; def Z15 : AArch64Reg<15, "z15", [Q15, Z15_HI]>, DwarfRegNum<[111]>; def Z16 : AArch64Reg<16, "z16", [Q16, Z16_HI]>, DwarfRegNum<[112]>; def Z17 : AArch64Reg<17, "z17", [Q17, Z17_HI]>, DwarfRegNum<[113]>; def Z18 : AArch64Reg<18, "z18", [Q18, Z18_HI]>, DwarfRegNum<[114]>; def Z19 : AArch64Reg<19, "z19", [Q19, Z19_HI]>, DwarfRegNum<[115]>; def Z20 : AArch64Reg<20, "z20", [Q20, Z20_HI]>, DwarfRegNum<[116]>; def Z21 : AArch64Reg<21, "z21", [Q21, Z21_HI]>, DwarfRegNum<[117]>; def Z22 : AArch64Reg<22, "z22", [Q22, Z22_HI]>, DwarfRegNum<[118]>; def Z23 : AArch64Reg<23, "z23", [Q23, Z23_HI]>, DwarfRegNum<[119]>; def Z24 : AArch64Reg<24, "z24", [Q24, Z24_HI]>, DwarfRegNum<[120]>; def Z25 : AArch64Reg<25, "z25", [Q25, Z25_HI]>, DwarfRegNum<[121]>; def Z26 : AArch64Reg<26, "z26", [Q26, Z26_HI]>, DwarfRegNum<[122]>; def Z27 : AArch64Reg<27, "z27", [Q27, Z27_HI]>, DwarfRegNum<[123]>; def Z28 : AArch64Reg<28, "z28", [Q28, Z28_HI]>, DwarfRegNum<[124]>; def Z29 : AArch64Reg<29, "z29", [Q29, Z29_HI]>, DwarfRegNum<[125]>; def Z30 : AArch64Reg<30, "z30", [Q30, Z30_HI]>, DwarfRegNum<[126]>; def Z31 : AArch64Reg<31, "z31", [Q31, Z31_HI]>, DwarfRegNum<[127]>; } // Enum descibing the element size for destructive // operations. class ElementSizeEnum val> { bits<3> Value = val; } def ElementSizeNone : ElementSizeEnum<0>; def ElementSizeB : ElementSizeEnum<1>; def ElementSizeH : ElementSizeEnum<2>; def ElementSizeS : ElementSizeEnum<3>; def ElementSizeD : ElementSizeEnum<4>; def ElementSizeQ : ElementSizeEnum<5>; // Unused class SVERegOp : RegisterOperand { ElementSizeEnum ElementSize; let ElementSize = Size; let PrintMethod = !if(!eq(Suffix, ""), "printSVERegOp<>", "printSVERegOp<'" # Suffix # "'>"); let ParserMatchClass = C; } class PPRRegOp : SVERegOp {} class ZPRRegOp : SVERegOp {} //****************************************************************************** // SVE predicate register classes. class PPRClass : RegisterClass< "AArch64", [ nxv16i1, nxv8i1, nxv4i1, nxv2i1 ], 16, (sequence "P%u", 0, lastreg)> { let Size = 16; } def PPR : PPRClass<15>; def PPR_3b : PPRClass<7>; // Restricted 3 bit SVE predicate register class. class PPRAsmOperand : AsmOperandClass { let Name = "SVE" # name # "Reg"; let PredicateMethod = "isSVEPredicateVectorRegOfWidth<" # Width # ", " # "AArch64::" # RegClass # "RegClassID>"; let DiagnosticType = "InvalidSVE" # name # "Reg"; let RenderMethod = "addRegOperands"; let ParserMethod = "tryParseSVEPredicateVector"; } def PPRAsmOpAny : PPRAsmOperand<"PredicateAny", "PPR", 0>; def PPRAsmOp8 : PPRAsmOperand<"PredicateB", "PPR", 8>; def PPRAsmOp16 : PPRAsmOperand<"PredicateH", "PPR", 16>; def PPRAsmOp32 : PPRAsmOperand<"PredicateS", "PPR", 32>; def PPRAsmOp64 : PPRAsmOperand<"PredicateD", "PPR", 64>; def PPRAny : PPRRegOp<"", PPRAsmOpAny, ElementSizeNone, PPR>; def PPR8 : PPRRegOp<"b", PPRAsmOp8, ElementSizeB, PPR>; def PPR16 : PPRRegOp<"h", PPRAsmOp16, ElementSizeH, PPR>; def PPR32 : PPRRegOp<"s", PPRAsmOp32, ElementSizeS, PPR>; def PPR64 : PPRRegOp<"d", PPRAsmOp64, ElementSizeD, PPR>; def PPRAsmOp3bAny : PPRAsmOperand<"Predicate3bAny", "PPR_3b", 0>; def PPRAsmOp3b8 : PPRAsmOperand<"Predicate3bB", "PPR_3b", 8>; def PPRAsmOp3b16 : PPRAsmOperand<"Predicate3bH", "PPR_3b", 16>; def PPRAsmOp3b32 : PPRAsmOperand<"Predicate3bS", "PPR_3b", 32>; def PPRAsmOp3b64 : PPRAsmOperand<"Predicate3bD", "PPR_3b", 64>; def PPR3bAny : PPRRegOp<"", PPRAsmOp3bAny, ElementSizeNone, PPR_3b>; def PPR3b8 : PPRRegOp<"b", PPRAsmOp3b8, ElementSizeB, PPR_3b>; def PPR3b16 : PPRRegOp<"h", PPRAsmOp3b16, ElementSizeH, PPR_3b>; def PPR3b32 : PPRRegOp<"s", PPRAsmOp3b32, ElementSizeS, PPR_3b>; def PPR3b64 : PPRRegOp<"d", PPRAsmOp3b64, ElementSizeD, PPR_3b>; //****************************************************************************** // SVE vector register class def ZPR : RegisterClass<"AArch64", [nxv16i8, nxv8i16, nxv4i32, nxv2i64, nxv2f16, nxv4f16, nxv8f16, nxv1f32, nxv2f32, nxv4f32, nxv1f64, nxv2f64], 128, (sequence "Z%u", 0, 31)> { let Size = 128; } // SVE restricted 4 bit scalable vector register class def ZPR_4b : RegisterClass<"AArch64", [nxv16i8, nxv8i16, nxv4i32, nxv2i64, nxv2f16, nxv4f16, nxv8f16, nxv1f32, nxv2f32, nxv4f32, nxv1f64, nxv2f64], 128, (sequence "Z%u", 0, 15)> { let Size = 128; } // SVE restricted 3 bit scalable vector register class def ZPR_3b : RegisterClass<"AArch64", [nxv16i8, nxv8i16, nxv4i32, nxv2i64, nxv2f16, nxv4f16, nxv8f16, nxv1f32, nxv2f32, nxv4f32, nxv1f64, nxv2f64], 128, (sequence "Z%u", 0, 7)> { let Size = 128; } class ZPRAsmOperand : AsmOperandClass { let Name = "SVE" # name # "Reg"; let PredicateMethod = "isSVEDataVectorRegOfWidth<" # Width # ", AArch64::ZPR" # RegClassSuffix # "RegClassID>"; let RenderMethod = "addRegOperands"; let DiagnosticType = "InvalidZPR" # RegClassSuffix # Width; let ParserMethod = "tryParseSVEDataVector"; } def ZPRAsmOpAny : ZPRAsmOperand<"VectorAny", 0>; def ZPRAsmOp8 : ZPRAsmOperand<"VectorB", 8>; def ZPRAsmOp16 : ZPRAsmOperand<"VectorH", 16>; def ZPRAsmOp32 : ZPRAsmOperand<"VectorS", 32>; def ZPRAsmOp64 : ZPRAsmOperand<"VectorD", 64>; def ZPRAsmOp128 : ZPRAsmOperand<"VectorQ", 128>; def ZPRAny : ZPRRegOp<"", ZPRAsmOpAny, ElementSizeNone, ZPR>; def ZPR8 : ZPRRegOp<"b", ZPRAsmOp8, ElementSizeB, ZPR>; def ZPR16 : ZPRRegOp<"h", ZPRAsmOp16, ElementSizeH, ZPR>; def ZPR32 : ZPRRegOp<"s", ZPRAsmOp32, ElementSizeS, ZPR>; def ZPR64 : ZPRRegOp<"d", ZPRAsmOp64, ElementSizeD, ZPR>; def ZPR128 : ZPRRegOp<"q", ZPRAsmOp128, ElementSizeQ, ZPR>; def ZPRAsmOp3b8 : ZPRAsmOperand<"Vector3bB", 8, "_3b">; def ZPRAsmOp3b16 : ZPRAsmOperand<"Vector3bH", 16, "_3b">; def ZPRAsmOp3b32 : ZPRAsmOperand<"Vector3bS", 32, "_3b">; def ZPR3b8 : ZPRRegOp<"b", ZPRAsmOp3b8, ElementSizeB, ZPR_3b>; def ZPR3b16 : ZPRRegOp<"h", ZPRAsmOp3b16, ElementSizeH, ZPR_3b>; def ZPR3b32 : ZPRRegOp<"s", ZPRAsmOp3b32, ElementSizeS, ZPR_3b>; def ZPRAsmOp4b16 : ZPRAsmOperand<"Vector4bH", 16, "_4b">; def ZPRAsmOp4b32 : ZPRAsmOperand<"Vector4bS", 32, "_4b">; def ZPRAsmOp4b64 : ZPRAsmOperand<"Vector4bD", 64, "_4b">; def ZPR4b16 : ZPRRegOp<"h", ZPRAsmOp4b16, ElementSizeH, ZPR_4b>; def ZPR4b32 : ZPRRegOp<"s", ZPRAsmOp4b32, ElementSizeS, ZPR_4b>; def ZPR4b64 : ZPRRegOp<"d", ZPRAsmOp4b64, ElementSizeD, ZPR_4b>; class FPRasZPR : AsmOperandClass{ let Name = "FPR" # Width # "asZPR"; let PredicateMethod = "isFPRasZPR"; let RenderMethod = "addFPRasZPRRegOperands<" # Width # ">"; } class FPRasZPROperand : RegisterOperand { let ParserMatchClass = FPRasZPR; let PrintMethod = "printZPRasFPR<" # Width # ">"; } def FPR8asZPR : FPRasZPROperand<8>; def FPR16asZPR : FPRasZPROperand<16>; def FPR32asZPR : FPRasZPROperand<32>; def FPR64asZPR : FPRasZPROperand<64>; def FPR128asZPR : FPRasZPROperand<128>; let Namespace = "AArch64" in { def zsub0 : SubRegIndex<128, -1>; def zsub1 : SubRegIndex<128, -1>; def zsub2 : SubRegIndex<128, -1>; def zsub3 : SubRegIndex<128, -1>; } // Pairs, triples, and quads of SVE vector registers. def ZSeqPairs : RegisterTuples<[zsub0, zsub1], [(rotl ZPR, 0), (rotl ZPR, 1)]>; def ZSeqTriples : RegisterTuples<[zsub0, zsub1, zsub2], [(rotl ZPR, 0), (rotl ZPR, 1), (rotl ZPR, 2)]>; def ZSeqQuads : RegisterTuples<[zsub0, zsub1, zsub2, zsub3], [(rotl ZPR, 0), (rotl ZPR, 1), (rotl ZPR, 2), (rotl ZPR, 3)]>; def ZPR2 : RegisterClass<"AArch64", [untyped], 128, (add ZSeqPairs)> { let Size = 256; } def ZPR3 : RegisterClass<"AArch64", [untyped], 128, (add ZSeqTriples)> { let Size = 384; } def ZPR4 : RegisterClass<"AArch64", [untyped], 128, (add ZSeqQuads)> { let Size = 512; } class ZPRVectorList : AsmOperandClass { let Name = "SVEVectorList" # NumRegs # ElementWidth; let ParserMethod = "tryParseVectorList"; let PredicateMethod = "isTypedVectorList"; let RenderMethod = "addVectorListOperands"; } def Z_b : RegisterOperand"> { let ParserMatchClass = ZPRVectorList<8, 1>; } def Z_h : RegisterOperand"> { let ParserMatchClass = ZPRVectorList<16, 1>; } def Z_s : RegisterOperand"> { let ParserMatchClass = ZPRVectorList<32, 1>; } def Z_d : RegisterOperand"> { let ParserMatchClass = ZPRVectorList<64, 1>; } def ZZ_b : RegisterOperand"> { let ParserMatchClass = ZPRVectorList<8, 2>; } def ZZ_h : RegisterOperand"> { let ParserMatchClass = ZPRVectorList<16, 2>; } def ZZ_s : RegisterOperand"> { let ParserMatchClass = ZPRVectorList<32, 2>; } def ZZ_d : RegisterOperand"> { let ParserMatchClass = ZPRVectorList<64, 2>; } def ZZZ_b : RegisterOperand"> { let ParserMatchClass = ZPRVectorList<8, 3>; } def ZZZ_h : RegisterOperand"> { let ParserMatchClass = ZPRVectorList<16, 3>; } def ZZZ_s : RegisterOperand"> { let ParserMatchClass = ZPRVectorList<32, 3>; } def ZZZ_d : RegisterOperand"> { let ParserMatchClass = ZPRVectorList<64, 3>; } def ZZZZ_b : RegisterOperand"> { let ParserMatchClass = ZPRVectorList<8, 4>; } def ZZZZ_h : RegisterOperand"> { let ParserMatchClass = ZPRVectorList<16, 4>; } def ZZZZ_s : RegisterOperand"> { let ParserMatchClass = ZPRVectorList<32, 4>; } def ZZZZ_d : RegisterOperand"> { let ParserMatchClass = ZPRVectorList<64, 4>; } class ZPRExtendAsmOperand : AsmOperandClass { let Name = "ZPRExtend" # ShiftExtend # RegWidth # Scale # !if(ScaleAlwaysSame, "Only", ""); let PredicateMethod = "isSVEDataVectorRegWithShiftExtend<" # RegWidth # ", AArch64::ZPRRegClassID, " # "AArch64_AM::" # ShiftExtend # ", " # Scale # ", " # !if(ScaleAlwaysSame, "true", "false") # ">"; let DiagnosticType = "InvalidZPR" # RegWidth # ShiftExtend # Scale; let RenderMethod = "addRegOperands"; let ParserMethod = "tryParseSVEDataVector"; } class ZPRExtendRegisterOperand : RegisterOperand { let ParserMatchClass = !cast("ZPR" # RegWidth # "AsmOpndExt" # Repr # Scale # Suffix); let PrintMethod = "printRegWithShiftExtend<" # !if(SignExtend, "true", "false") # ", " # Scale # ", " # !if(IsLSL, "'x'", "'w'") # ", " # !if(!eq(RegWidth, 32), "'s'", "'d'") # ">"; } foreach RegWidth = [32, 64] in { // UXTW(8|16|32|64) def ZPR#RegWidth#AsmOpndExtUXTW8Only : ZPRExtendAsmOperand<"UXTW", RegWidth, 8, 0b1>; def ZPR#RegWidth#AsmOpndExtUXTW8 : ZPRExtendAsmOperand<"UXTW", RegWidth, 8>; def ZPR#RegWidth#AsmOpndExtUXTW16 : ZPRExtendAsmOperand<"UXTW", RegWidth, 16>; def ZPR#RegWidth#AsmOpndExtUXTW32 : ZPRExtendAsmOperand<"UXTW", RegWidth, 32>; def ZPR#RegWidth#AsmOpndExtUXTW64 : ZPRExtendAsmOperand<"UXTW", RegWidth, 64>; def ZPR#RegWidth#ExtUXTW8Only : ZPRExtendRegisterOperand<0b0, 0b0, "UXTW", RegWidth, 8, "Only">; def ZPR#RegWidth#ExtUXTW8 : ZPRExtendRegisterOperand<0b0, 0b0, "UXTW", RegWidth, 8>; def ZPR#RegWidth#ExtUXTW16 : ZPRExtendRegisterOperand<0b0, 0b0, "UXTW", RegWidth, 16>; def ZPR#RegWidth#ExtUXTW32 : ZPRExtendRegisterOperand<0b0, 0b0, "UXTW", RegWidth, 32>; def ZPR#RegWidth#ExtUXTW64 : ZPRExtendRegisterOperand<0b0, 0b0, "UXTW", RegWidth, 64>; // SXTW(8|16|32|64) def ZPR#RegWidth#AsmOpndExtSXTW8Only : ZPRExtendAsmOperand<"SXTW", RegWidth, 8, 0b1>; def ZPR#RegWidth#AsmOpndExtSXTW8 : ZPRExtendAsmOperand<"SXTW", RegWidth, 8>; def ZPR#RegWidth#AsmOpndExtSXTW16 : ZPRExtendAsmOperand<"SXTW", RegWidth, 16>; def ZPR#RegWidth#AsmOpndExtSXTW32 : ZPRExtendAsmOperand<"SXTW", RegWidth, 32>; def ZPR#RegWidth#AsmOpndExtSXTW64 : ZPRExtendAsmOperand<"SXTW", RegWidth, 64>; def ZPR#RegWidth#ExtSXTW8Only : ZPRExtendRegisterOperand<0b1, 0b0, "SXTW", RegWidth, 8, "Only">; def ZPR#RegWidth#ExtSXTW8 : ZPRExtendRegisterOperand<0b1, 0b0, "SXTW", RegWidth, 8>; def ZPR#RegWidth#ExtSXTW16 : ZPRExtendRegisterOperand<0b1, 0b0, "SXTW", RegWidth, 16>; def ZPR#RegWidth#ExtSXTW32 : ZPRExtendRegisterOperand<0b1, 0b0, "SXTW", RegWidth, 32>; def ZPR#RegWidth#ExtSXTW64 : ZPRExtendRegisterOperand<0b1, 0b0, "SXTW", RegWidth, 64>; // LSL(8|16|32|64) def ZPR#RegWidth#AsmOpndExtLSL8 : ZPRExtendAsmOperand<"LSL", RegWidth, 8>; def ZPR#RegWidth#AsmOpndExtLSL16 : ZPRExtendAsmOperand<"LSL", RegWidth, 16>; def ZPR#RegWidth#AsmOpndExtLSL32 : ZPRExtendAsmOperand<"LSL", RegWidth, 32>; def ZPR#RegWidth#AsmOpndExtLSL64 : ZPRExtendAsmOperand<"LSL", RegWidth, 64>; def ZPR#RegWidth#ExtLSL8 : ZPRExtendRegisterOperand<0b0, 0b1, "LSL", RegWidth, 8>; def ZPR#RegWidth#ExtLSL16 : ZPRExtendRegisterOperand<0b0, 0b1, "LSL", RegWidth, 16>; def ZPR#RegWidth#ExtLSL32 : ZPRExtendRegisterOperand<0b0, 0b1, "LSL", RegWidth, 32>; def ZPR#RegWidth#ExtLSL64 : ZPRExtendRegisterOperand<0b0, 0b1, "LSL", RegWidth, 64>; } class GPR64ShiftExtendAsmOperand : AsmOperandClass { let Name = AsmOperandName # Scale; let PredicateMethod = "isGPR64WithShiftExtend"; let DiagnosticType = "Invalid" # AsmOperandName # Scale; let RenderMethod = "addRegOperands"; let ParserMethod = "tryParseGPROperand"; } class GPR64ExtendRegisterOperand : RegisterOperand{ let ParserMatchClass = !cast(Name); let PrintMethod = "printRegWithShiftExtend"; } foreach Scale = [8, 16, 32, 64] in { def GPR64shiftedAsmOpnd # Scale : GPR64ShiftExtendAsmOperand<"GPR64shifted", Scale, "GPR64">; def GPR64shifted # Scale : GPR64ExtendRegisterOperand<"GPR64shiftedAsmOpnd" # Scale, Scale, GPR64>; def GPR64NoXZRshiftedAsmOpnd # Scale : GPR64ShiftExtendAsmOperand<"GPR64NoXZRshifted", Scale, "GPR64common">; def GPR64NoXZRshifted # Scale : GPR64ExtendRegisterOperand<"GPR64NoXZRshiftedAsmOpnd" # Scale, Scale, GPR64common>; }